

# Low Voltage, 2.7-6V Input, 1.5A, 1.2MHz Synchronous Step-Down Converter

### **DESCRIPTION**

The MP2012 is a fully integrated, internally compensated 1.2MHz fixed frequency PWM step-down converter. It is ideal for powering portable equipment that runs from a single cell Lithium-Ion (Li+) Battery, with an input range from 2.7V to 6V. The MP2012 can provide up to 1.5A of load current with output voltage as low as 0.8V. It can also operate at 100% duty cycle for low dropout applications. With peak current mode control and internal compensation, the MP2012 is stable with ceramic capacitors and small inductors. Fault condition protection includes cycle-by-cycle current limiting and thermal shutdown.

MP2012 is available in a small QFN6 (3x3mm) package.

### **FEATURES**

- 2.7-6V Input Operation Range
- Output Adjustable from 0.8V to VIN
- 1µA Max Shutdown Current.
- Up to 95% Efficiency
- 100% Duty Cycle for Low Dropout Applications
- 1.2MHz Fixed Switching Frequency
- Stable with Low ESR Output Ceramic Capacitors
- Thermal Shutdown
- Cycle-by-Cycle Over Current Protection
- Short Circuit Protection
- Available in QFN6 (3x3mm)

## **APPLICATIONS**

- DVD+/-RW Drives
- Smart Phones
- PDAs
- Digital Cameras
- Portable Instruments

For MPS green status, please visit MPS website under Quality Assurance. "MPS" and "The Future of Analog IC Technology" are Trademarks of Monolithic Power Systems, Inc.

### TYPICAL APPLICATION







### ORDERING INFORMATION

| Part Number* | Package     | Top Marking | Free Air Temperature (T <sub>A</sub> ) |
|--------------|-------------|-------------|----------------------------------------|
| MP2012DQ     | QFN6(3x3mm) | 9E          | –40°C to +85°C                         |

\* For Tape & Reel, add suffix –Z (e.g. MP2012DQ–Z). For RoHS compliant packaging, add suffix –LF (e.g. MP2012DQ–LF–Z)

### PACKAGE REFERENCE



# **ABSOLUTE MAXIMUM RATINGS** (1) PVIN, VIN to GND......-0.3V to + 6.5V SW to GND.....-0.3V to $V_{IN}$ + 0.3V EN, FB to GND.....-0.3V to +6.5V Operating Temperature....-40°C to +85°C Continuous Power Dissipation ( $T_{A}$ = +25°C) (2)

| Continuous Power Dissip | ation $(I_A = +25^{\circ}C)$ |
|-------------------------|------------------------------|
|                         | 2.5W                         |
| Junction Temperature    |                              |
| Lead Temperature        |                              |
| Storage Temperature     | 65°C to +150°C               |

# 

| Thermal Resistance (4) | $oldsymbol{	heta}_{JA}$ | $oldsymbol{	heta}_{JC}$ |      |
|------------------------|-------------------------|-------------------------|------|
| QFN6 (3x3mm)           | 50                      | 12                      | °C/W |

### Notes:

- 1) Exceeding these ratings may damage the device.
- 2) The maximum allowable power dissipation is a function of the maximum junction temperature  $T_J$  (MAX), the junction-to-ambient thermal resistance  $\theta_{JA}$ , and the ambient temperature  $T_A$ . The maximum allowable continuous power dissipation at any ambient temperature is calculated by  $P_D$  (MAX) =  $(T_J$  (MAX)- $T_A$ )/ $\theta_{JA}$ . Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown. Internal thermal shutdown circuitry protects the device from permanent damage.
- The device is not guaranteed to function outside of its operating conditions.
- 4) Measured on JESD51-7, 4-layer PCB.



# **ELECTRICAL CHARACTERISTICS** (5)

 $V_{\text{IN}}$  =  $V_{\text{EN}}$  = 3.6V,  $T_{\text{A}}$  = +25°C, unless otherwise noted.

| Parameters                         | Condition                                                       | Min            | Тур            | Max            | Units |
|------------------------------------|-----------------------------------------------------------------|----------------|----------------|----------------|-------|
| Supply Current                     | $V_{EN} = V_{IN}, V_{FB} = 0.9V$                                |                | 600            | 750            | μΑ    |
| Shutdown Current                   | $V_{EN} = 0V$ , $V_{IN} = 6V$                                   |                | 0.01           | 1              | μA    |
| Thermal Shutdown Trip Threshold    | Hysteresis = 20°C                                               |                | 150            |                | °C    |
| EN Trip Threshold                  | -40°C ≤ T <sub>A</sub> ≤ +85°C                                  | 0.3            | 1.0            | 1.5            | V     |
| EN Input Current                   | $V_{EN} = 0V$                                                   |                | 0.1            | 1.0            | μA    |
| EN Input Current                   | V <sub>EN</sub> = 6V                                            |                | 6              |                | μA    |
| IN Undervoltage Lockout Threshold  | Rising Edge                                                     | 2.15           | 2.40           | 2.65           | V     |
| IN Undervoltage Lockout Hysteresis |                                                                 |                | 160            |                | mV    |
| Regulated FB Voltage               | $T_A = +25^{\circ}C$<br>-40°C≤ $T_A$ ≤ +85°C                    | 0.784<br>0.776 | 0.800<br>0.800 | 0.816<br>0.824 | ٧     |
| FB Input Bias Current              | $V_{FB} = 0.8V$                                                 | -50            | -2             | +50            | nA    |
| SW PFET On Resistance              | I <sub>SW</sub> = 100mA                                         | 0.18           | 0.25           | 0.28           | Ω     |
| SW NFET On Resistance              | I <sub>SW</sub> = -100mA                                        | 0.14           | 0.2            | 0.24           | Ω     |
| SW Leakage Current                 | V <sub>EN</sub> =0V; V <sub>IN</sub> =6V<br>V <sub>SW</sub> =0V | -1             | 0.1            | 1              | μΑ    |
| SW Leakage Current                 | $V_{EN}$ =0V; $V_{IN}$ =6V<br>$V_{SW}$ =6V                      | -5             | 1.5            | 5              | μΑ    |
| SW PFET Peak Current Limit         | Duty Cycle=100%<br>Duty Cycle=50% <sup>(6)</sup>                | 2.1            | 3.0<br>3.5     |                | Α     |
| Switching Frequency                |                                                                 | 1.0            | 1.2            | 1.4            | MHz   |

### Notes:

# **PIN FUNCTIONS**

| Pin# | Name                                                                         | Description                                                                                                        |
|------|------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------|
| 1    | FB                                                                           | Feedback input. An external resistor divider from the output to GND, tapped to the FB pin sets the output voltage. |
| 2    | GND,<br>Exposed Pad                                                          | Ground pin. Connect exposed pad to ground plane for proper thermal performance.                                    |
| 3    | SW                                                                           | Switch node to the inductor.                                                                                       |
| 4    | PVIN                                                                         | Input supply pin for power FET.                                                                                    |
| 5    | Input Supply pin for controller. Put small decoupling ceramic near this pin. |                                                                                                                    |
| 6    | EN                                                                           | Enable input, "High" enables MP2012. EN is pulled to GND with 1Meg internal resistor.                              |

<sup>5)</sup> Production test at +25°C. Specifications over the temperature range are guaranteed by design and characterization.



### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 5V,  $V_{OUT}$  = 1.8V, L=3.3uH,  $T_A$  = +25°C, unless otherwise noted.







**Load Regulation** 



Line Regulation



Peak Current vs. Duty





### TYPICAL PERFORMANCE CHARACTERISTICS

 $V_{IN}$  = 5V,  $V_{OUT}$  = 1.8V, L=3.3uH,  $T_A$  = +25°C, unless otherwise noted.





# **FUNCTION BLOCK DIAGRAM**



Figure 1—Function Block Diagram



### **OPERATION**

The MP2012 is a fixed frequency 1.2MHz current mode 1.5A step-down converter, optimized for low voltage, Li-lon battery powered applications where high efficiency and small size are critical. MP2012 integrates a high side PFET main switch and a low side synchronous rectifier. It always operates in continuous conduction mode, simplifies the control scheme and eliminates the random spectrum noise due to discontinuous conduction mode.

The steady state duty cycle D for this mode can be calculated as:

$$D = T_{ON} \times f_{OSC} \times 100\% \approx \frac{V_{OUT}}{V_{IN}} \times 100\%$$

Where  $T_{ON}$  is the main switch on time and  $f_{OSC}$  is the oscillator frequency (1.2MHz typ.).

### **Current Mode PWM Control**

Slope compensated current mode PWM control provides stable switching and cycle-by-cycle current limiting for superior load and line response as well as protection of the internal main switch and synchronous rectifier. The MP2012 switches at a constant frequency (1.2MHz) and modulates the inductor peak current to regulate the output voltage. Specifically, for each cycle the PWM controller forces the inductor peak current to an internal reference level derived from the feedback error voltage. At normal operation, the main switch is turned on at each rise edge of the internal oscillator, and remains on for a certain period of time to ramp up the inductor current. As soon as the inductor current reaches the reference level, the main switch is turned off and immediately the synchronous rectifier will be turned on to provide the inductor current. In forced PWM mode, the synchronous rectifier will stay on until the next oscillator cycle.

### **Dropout Operation**

The MP2012 allows the main switch to remain on for more than one switching cycle to increase the duty cycle when the input voltage is dropping close to the output voltage. When the duty cycle reaches 100%, the main switch is held on continuously to deliver current to the output up to the PFET current limit. In this case, the output voltage becomes the input voltage minus the voltage drop across the main switch and the inductor.

### **Maximum Load Current**

The MP2012 can operate down to 2.5V input voltage; however the maximum load current decreases at lower input due to a large IR drop on the main switch and synchronous rectifier. The slope compensation signal reduces the peak inductor current as a function of the duty cycle to prevent sub-harmonic oscillations at duty cycles greater than 50%. Conversely, the current limit increases as the duty cycle decreases.

### **Short Circuit Protection**

When short circuit or over current condition happens, and FB is lower than about 0.3V, the MP2012 enters fold back mode. The oscillator frequency is reduced to prevent the inductor current from increasing beyond the PFET current limit. The PFET current limit is also reduced to lower the short circuit current. The frequency and current limit will return to the normal values once the short circuit condition is removed and the feedback voltage approaches 0.8V.



### APPLICATION INFORMATION

### **Output Voltage Setting**

The external resistor divider sets the output voltage.

$$V_{\text{OUT}} = 0.8 \times \left(1 + \frac{R_1}{R_2}\right)$$

Rt is recommended when output voltage is high, as the Figure 2 shows.



Figure 2—Feedback Network

Table 1 lists the recommended resistor value for common output voltages.

Table 1—Resistor Selection vs. Output Voltage Setting

| V <sub>OUT</sub> / | <b>Rt</b> /kΩ | <b>R1</b> / kΩ | <b>R2</b> /<br>kΩ | <b>L1</b> /<br>μΗ | <b>C2</b> /<br>μF |
|--------------------|---------------|----------------|-------------------|-------------------|-------------------|
| 1.2                | 300           | 4.99           | 10                | 2.2               | 22                |
| 1.8V               | 243           | 4.99           | 4.02              | 3.3               | 22                |
| 2.5V               | 100           | 121            | 57.6              | 3.3               | 22                |
| 3.3V               | 100           | 121            | 39                | 3.3               | 22                |

### **Inductor Selection**

A 1 $\mu$ H to 10 $\mu$ H inductor with DC current rating at least 25% higher than the maximum load current is recommended for most applications. For best efficiency, the inductor DC resistance shall be <200m $\Omega$ . See Table 2 for recommended inductors and manufacturers. For most designs, the inductance value can be derived from the following equation:

$$L = \frac{V_{OUT} \times (V_{IN} - V_{OUT})}{V_{IN} \times \Delta I_{L} \times f_{OSC}}$$

Where  $\Delta I_L$  is inductor ripple current. Choose inductor ripple current approximately 30% of the maximum load current, 1.5A.

The maximum inductor peak current is:

$$I_{L(MAX)} = I_{LOAD} + \frac{\Delta I_{L}}{2}$$

Table 2—Suggested Inductors

| Manufacturer | Part Number             | Inductance<br>(µH) | Dimensions<br>LxWxH<br>(mm³) |
|--------------|-------------------------|--------------------|------------------------------|
| Cooper       | SD25-3R3                | 3.3                | 5.2X5.2X2.5                  |
| Toko         | D63LCB#A921<br>CY-3R6M  | 3.6                | 6.3X6.2X3                    |
| TDK          | SLF7045T-<br>3R3M2R5-PF | 3.3                | 7X7X4.5                      |

### Input Capacitor C<sub>IN</sub> Selection

The input capacitor reduces the surge current drawn from the input and switching noise from the device.

Ceramic capacitors with X5R or X7R dielectrics are highly recommended because of their low ESR and small temperature coefficients. For most applications, a 10µF capacitor is sufficient.

### Output Capacitor Cout Selection

The output capacitor keeps output voltage ripple small and ensures regulation loop stable. The output capacitor impedance shall be low at the switching frequency. Ceramic capacitors with X5R or X7R dielectrics are recommended. For forced PWM mode operation, the output ripple  $\Delta V_{\text{OUT}}$  is approximately:

$$\Delta V_{\text{out}} = \frac{V_{\text{out}} \cdot \left(V_{\text{IN}} - V_{\text{out}}\right)}{V_{\text{IN}} \cdot f_{\text{osc}} \cdot L} \left(R_{\text{ESR}} + \frac{1}{8} \cdot \frac{1}{f_{\text{osc}} \cdot C_{\text{out}}}\right)$$

For most applications, a  $22\mu F$  capacitor is sufficient.

### **Thermal Dissipation**

Power dissipation shall be considered when operates MP2012 at maximum 1.5A output current. If the junction temperature rises above 150°C, MP2012 will be shut down by internal thermal protection circuitry.

The junction-to-ambient thermal resistance of the 6-pin QFN (3mm x 3mm)  $R_{\Theta JA}$  is 50°C/W. The maximum allowable power dissipation is about 1.6W when MP2012 is operating in a 70°C ambient temperature environment:

$$PD_{MAX} = \frac{150^{\circ}C - 70^{\circ}C}{50^{\circ}C/W} = 1.6W$$



### **PC Board Layout**

PCB layout is very important to achieve stable operation. Please follow these guidelines and take Figure 2 for references.

The high current paths (GND, IN and SW) should be placed very close to the device with short,

direct and wide traces. Input capacitors should be placed as close as possible to the respective IN and GND pins. The external feedback resistors shall be placed next to the FB pins. Keep the switching nodes SW short and away from the feedback network.





Top layer

**Bottom layer** 

Figure 3—PCB Layout



### PACKAGE INFORMATION

### QFN6 (3mmx3mm)





**TOP VIEW** 

**BOTTOM VIEW** 



**SIDE VIEW** 



**DETAIL A** 



**NOTE:** 

- 1) ALL DIMENSIONS ARE IN MILLIMETERS
- 2) EXPOSED PADDLE SIZE DOES NOT INCLUDE MOLD FLASH
- 3) LEAD COPLANARITY SHALL BED.10 MILLIMETER MAX
- 4) JEDEC REFERENCE IS MO-229, VARIATION VEEA-2.
- 5) DRAWING IS NOT TO SCALE

**RECOMMENDED LAND PATTERN** 

NOTICE: The information in this document is subject to change without notice. Users should warrant and guarantee that third party Intellectual Property rights are not infringed upon when integrating MPS products into any application. MPS will not assume any legal responsibility for any said applications.